selfpoised >

<u>Course Progress Dates Course Notes Discussion</u>

★ Course / 3. CMOS / Lecture Videos (44:58)

(J

Previous
Image: A contract of the co

**LE3.2** 

 $\square$  Bookmark this page

**⊞** Calculator

LE3.2.1: CMOS Recipe

4/4 points (ungraded)
When creating CMOS circuits, NFETs can be used in your pullup and pulldown circuitry.

true

false

when creating CMOS circuits, PFETs should only be used in your pullup circuitry.

true

false

false

( ) true

false

~

PFETs are on when their input is low (or 0).

NFETs are on when their input is low (or 0).



true



Submit

## LE3.2.2: Inverter Rise and Fall Times

2/2 points (ungraded)

In the last video, we examined the CMOS inverter circuit consisting of a single PFET pullup connecting the output node to  $V_{DD}$  and single NFET pulldown connecting the output node to GROUND.

When the inverter's input is a digital 0, the PFET pullup is on and the NFET pulldown is off, so the voltage of the output Z rises until it reaches  $V_{DD}$ , a digital 1. The *rise time* of the output is defined as the amount of time it takes for the output voltage to rise from  $V_{OL}$  to  $V_{OH}$ .

When the inverter's input is a digital 1, the PFET pullup is off and the NFET pulldown is on, so the voltage of the output Z falls until it reaches GROUND, a digital 0. The *fall time* of the output is defined as the amount of time it takes for the output voltage to fall from  $V_{OH}$  to  $V_{OL}$ .

In both cases, the transition time is inversely proportional to the  $I_{DS}$  of the conducting MOSFET switch: the greater  $I_{DS}$ , the smaller the transition time.

If a designer wanted to change the inverter's design to decrease the rise time, i.e., have output voltage transition more quickly to a digital 1 value, she could (select the best answer):

| ( | decrease | the  | WIDTH of | the I   | VFFT   | pulldown |
|---|----------|------|----------|---------|--------|----------|
| \ | accicase | CIIC | VVIDITIO | ti iC i | 41 L I | panaown  |

**⊞** Calculator

Show all posts 

Why does increasing width increase gain?
I'm not sure why increasing width decreases rise/fall time. Is it because a wider electric field allows for more current or the depletion...

6

Next >

© All Rights Reserved



Previous

## edX

<u>About</u>

**Affiliates** 

edX for Business

Open edX

Careers

**News** 



## Legal

Terms of Service & Honor Code

**Privacy Policy** 

**Accessibility Policy** 

<u>Trademark Policy</u>

<u>Sitemap</u>

## **Connect**

<u>Blog</u>

Contact Us

Help Center

Media Kit

**Donate** 















© 2021 edX Inc. All rights reserved.

深圳市恒宇博科技有限公司 <u>粤ICP备17044299号-2</u>